99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CSC3050代做、Java/Python編程代寫
CSC3050代做、Java/Python編程代寫

時間:2025-03-22  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CSC3050 Project 3: RISC-V Simulator
1 Background
Efficient execution of instructions in a RISC-V pipeline relies on avoiding data hazards, where an instruction
depends on the result of a previous instruction that has not yet completed. Data hazards can cause stalls,
reducing the efficiency of the processor. To mitigate these hazards, instruction reordering and specialized fused
operations like fmadd (fused multiply-add) can be utilized.
This assignment has two parts:
• Implementing the fmadd Instruction In this part, you will implement the fused multiply-add (fmadd)
instruction, which performs a multiplication followed by an addition in a single step. This reduces
the number of instructions executed and can eliminate certain data hazards, leading to more efficient
computation.
• Reordering Instructions to Avoid Data Hazards You will be given a sequence of RISC-V instruc tions (add/mul) that suffer from data hazards. Your task will be to rearrange them while maintaining
correctness. This exercise will help you understand the importance of instruction scheduling in hazard
mitigation and performance optimization.
By completing this assignment, you will gain some basic hands-on experience with hazard avoidance
strategies in RISC-V, while learning how fmadd can be used to optimize multiplication-addition sequences and
how instruction reordering can improve pipeline execution efficiency.
2 RISC-V GNU Toolchain
RISC-V GNU Toolchain is already in your Docker, so you do not need to download it from the official link.
But we highly suggest that you open the official link and read the README.
To set up the RISC-V development environment, you need to compile and install the RISC-V GNU toolchain.
This toolchain supports the RISC-V 32I instruction set with M extension (integer multiplication and division),
based on the RISC-V Specification 2.2. Follow these steps to configure and compile the toolchain:
Create a build directory, configure the toolchain, and compile it with the following commands:
mkdir build; cd build
../configure --with-arch=rv32im --enable-multilib --prefix=/path/to/riscv32i
make -j$(nproc)
3 A Simple RISC-V64I Simulator
We use a modified version of Hao He‘s simulator. You can find the modified repository:
1
It is a simple RISC-V Emulator suppprting user mode RV64I instruction set, from PKU Computer Architecture
Labs, Spring 2019.
3.1 Compile
mkdir build
cd build
cmake ..
make
3.2 Usage
./Simulator riscv-elf-file-name [-v] [-s] [-d] [-b strategy]
3.3 Parameters
• -v for verbose output, can redirect output to file for further analysis.
• -s for single step execution, often used in combination with -v.
• -d for creating memory and register history dump in dump.txt.
• -b for branch prediction strategy (default BTFNT), accepted parameters are AT, NT, BTFNT, and BPB.
– AT: Always Taken
– NT: Always Not Taken
– BTFNT: Back Taken Forward Not Taken
– BPB: Branch Prediction Buffer (2-bit history information)
4 Part I: RISC-V32I Simulator
The first task in this assignment is to change the RISC-V64I simulator to be RISC-V32I simulator. This is an
easy job, but we suggest that you carefully read the code and know the logical structure of the simulator.
You can re-compile the sample test cases to test your RISC-V32I simulator. Take quicksort as an example:
riscv32-unknown-elf-gcc -march=rv32i \
test/quicksort.c test/lib.c -o riscv-elf/quicksort.riscv
You can change -march=rv32i to -march=rv32imf for the remain part of the assignment.
5 Part I: Fused Instructions
The fused instruction is part of the RISC-V ISA’s F (single-precision floating-point) and D (double-precision
floating-point) extensions. These extensions provide support for floating-point arithmetic operations. In this
project, you only need to implement the integer version.
2
Take fmadd.s instruction as an example.
This instruction performs a fused multiply-add operation for floating-point numbers, which means it computes
the product of two floating-point numbers and then adds a third floating-point number to the result, all in a
single instruction. Obviously, this operation is beneficial for both performance and precision, as it reduces the
number of rounding errors compared to performing the multiplication and addition separately.
In this assignment, you are required to implement the fused instruction for integer type. We used the same
format as the standard RISCV R4 instruction. We used the reserved custom opcode 0x0B as our opcode.
Inst Name funct2 funct3 Description
fmadd.i Fused Mul-Add 0x0 0x0 rd = rs1 * rs2 + rs3
fmadd.u Unsigned Fused Mul-Add 0x1 0x0 rd = rs1 * rs2 + rs3
fmsub.i Fused Mul-Sub 0x2 0x0 rd = rs1 * rs2 - rs3
fmsub.u Unsigned Fused Mul-Sub 0x3 0x0 rd = rs1 * rs2 - rs3
fmnadd.i Fused Neg Mul-Add 0x0 0x1 rd = -rs1 * rs2 + rs3
fnmsub.i Fused Neg Mul-Sub 0x1 0x1 rd = -rs1 * rs2 - rs3
5.1 R4 Instruction
R4 instructions, as in Figure 1, involve four registers (rs1, rs2, rs3, rd), which is different from those you are
familiar with. To use standard R4 format, you need to add F-extension when compiling. In other words you
should use -march=rv32if but NOT change the compiling commands of RISC-V GNU Toolchain. (Again,
we are not using floating-points.)
Figure 1: R4 format
5.2 Cycle counts
The fused instruction needs more cycles to process, so we define that our fused instruction needs 3 more
cycles to execute. Specifically, the number of cycles required to complete this instruction is +3 compared to
standard instructions. The mul instruction also incurs an additional 3 cycles, making fmadd more efficient in
terms of cycle count.
Suppose add instruction takes 5 cycles to complete, then we have:
add(1) + mul(3) = 4 > fmadd(3)
5.3 Other Important Information
We also provide some basic test cases for reference. Please refer to the README and /test-fused under
the root of the project.
Also, you can try to compare the number of cycles between fused instructions and basic mul and add instruc tions.
3
6 Part I: Disable Data Forwarding
Add an option -x to disable data forwarding.
You can modify the logical of parsing arguments in the method parseParmeters in MainCache.cpp.
7 Part II: Introduction
In this part of the assignment, you will analyze a given sequence of RISC-V instructions that suffer from data
hazards. (With forwarding turned off) Your task is to rearrange these instructions while maintaining correct ness, ensuring that the processor pipeline executes efficiently. Then, you should be able to further optimize it
by substituting add/mul operations with fmadd operations. By strategically reordering instructions, you will
learn how to reduce stalls, improve instruction throughput, and optimize execution flow in a pipelined RISC-V
architecture.
8 Part II: Rearrange
In the part2.s file, you will find a RISC-V program that contains several data hazards affecting pipeline
efficiency. Your task is to rearrange the instructions to minimize stalls while ensuring the program produces
the same output as the original. You should start by reviewing and running part2.s in the simulator to
understand its functionality and identify potential improvements. Your optimized version should preserve
correctness while reducing the number of stalled cycles. Grading will be based on both correctness and
execution efficiency (fewer cycles due to reduced hazards). Name your result with part2 p2.s
9 Part II: Using fmadd.i
After optimizing part2.s, you may identify opportunities to replace certain instruction sequences with the more
efficient fmadd.i instruction (based on either part2.s or part2 p2.s). The final optimized file, part2 p3.s,
should produce the same output as both part2.s and part2 p2.s while improving execution efficiency. Since
fmadd.i combines multiplication and addition into a single operation, the total cycle count should be further
reduced. Grading will be based on both correctness and execution efficiency. Name your optimized file
part2 p3.s before submission.
10 Grading Criteria
The maximum score you can get for this lab is 100 points, and it is composed by the following components:
• Part 1 correctness of implementation 55 pts
• Part 2 correctness of part2 p2.s 20 pts
• Part 2 efficiency of part2 p2.s 20 pts
• A short report about anything you have learn in this project 5 pts
• Part 2 correctness of part2 p3.s Extra Credit 1 pts
• Part 2 efficiency of part2 p3.s Extra Credit 1 pts
4
11 Submission
You should make sure your code compiles and runs. Then, it should be compressed into a .zip file and
submitted to BlackBoard. Any necessary instructions to compile and run your code should also be doc umented and included. Finally, you are also required to include a report containing the results of your test
case execution.


請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp

掃一掃在手機打開當前頁
  • 上一篇:46-886 Machine Learning Fundamentals
  • 下一篇:代寫MATH3030、代做c/c++,Java程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          亚洲国产成人91精品| 亚洲精品久久久久中文字幕欢迎你| 国产精品亚洲激情| 国产精品成人播放| 国产精品毛片高清在线完整版| 国产日韩欧美精品| 悠悠资源网亚洲青| 一区二区不卡在线视频 午夜欧美不卡在 | 国产精品区二区三区日本| 欧美三级特黄| 国产夜色精品一区二区av| 伊人一区二区三区久久精品| 亚洲精品欧美专区| 亚久久调教视频| 欧美成人免费大片| 国产美女精品| 亚洲欧洲精品一区二区精品久久久| 99精品视频网| 噜噜噜91成人网| 欧美视频导航| 亚洲国产精品成人精品| 久久蜜桃av一区精品变态类天堂| 久久婷婷av| 国产精品成人播放| 91久久精品国产91性色tv| 亚洲综合第一页| 欧美大尺度在线观看| 欧美成人在线免费观看| 麻豆91精品| 国产伦精品一区二区三区照片91| 亚洲第一视频| 欧美一区二区在线播放| 久久高清免费观看| 久久精品在线播放| 国产麻豆精品久久一二三| 欧美一区二区三区喷汁尤物| 国产一区二区日韩精品欧美精品| 激情欧美一区二区| 久久免费黄色| 黄色一区二区三区四区| 国产一区在线播放| 国产一区免费视频| 欧美日本亚洲韩国国产| 黄色一区二区在线观看| 久久国产免费| 国产在线不卡| 亚洲无限乱码一二三四麻| 国产精品久久999| 亚洲精品一区二区三区樱花| 欧美视频在线观看免费| 欧美在线视频网站| 亚洲精品久久久久| 欧美日韩综合不卡| 久久久久一区二区三区| 1000精品久久久久久久久| 国产精品国产自产拍高清av王其| 久久亚洲精品一区二区| 亚洲一区二区三区在线看| 999在线观看精品免费不卡网站| 国产欧美91| 国产亚洲精品福利| 在线精品国产成人综合| 在线观看视频免费一区二区三区| 欧美亚一区二区| 另类av一区二区| 美国成人直播| 欧美成人午夜激情在线| 免费一级欧美片在线播放| 欧美经典一区二区| 欧美成人综合| 国产精品久久久久久一区二区三区| 欧美日韩精品三区| 欧美高清视频| 亚洲欧美三级伦理| 久久久美女艺术照精彩视频福利播放 | 久久激情网站| 免费不卡在线视频| 激情欧美一区| 宅男噜噜噜66一区二区| 免费在线看一区| 欧美精品久久久久a| 国产老女人精品毛片久久| 国产欧美日韩视频在线观看| 国产欧美丝祙| 亚洲第一伊人| 亚洲午夜高清视频| 欧美肥婆在线| 在线电影一区| 久久免费国产精品| 国内外成人免费激情在线视频| 国产精品自拍网站| 午夜精品国产| 久久久久久久久伊人| 国产欧美精品日韩区二区麻豆天美| 伊大人香蕉综合8在线视| 亚洲欧美激情在线视频| 国产一区999| 久久久久免费观看| 一本久久综合亚洲鲁鲁五月天| 国产精品免费观看在线| 久久综合伊人| 午夜国产不卡在线观看视频| 国产一本一道久久香蕉| 欧美一级片一区| 一区二区三区在线观看欧美| 麻豆精品视频在线| 日韩小视频在线观看专区| 欧美成人国产va精品日本一级| 日韩视频一区二区| 欧美啪啪一区| 欧美在线高清| 欧美在线三区| 亚洲欧美一区二区精品久久久| 亚洲欧洲一区二区三区在线观看| 免费日韩av电影| 91久久精品一区二区别| 免费成人黄色片| 亚洲精品小视频| 欧美日韩免费| 欧美在线资源| 亚洲人成在线免费观看| 欧美日韩视频在线一区二区| 一区二区三区四区在线| 国产精品视频yy9299一区| 久久福利资源站| 一本一本久久a久久精品综合妖精 一本一本久久a久久精品综合麻豆 | 久久中文精品| 一区二区三区高清视频在线观看| 国产精品欧美一区喷水| 欧美国产综合一区二区| 亚洲一区久久久| 一本一本久久| 亚洲精品中文字幕有码专区| 国产精品免费观看视频| 久久中文久久字幕| 欧美一区国产在线| 香蕉久久夜色精品| 一区二区三区黄色| 亚洲三级观看| 亚洲精品乱码久久久久久| 国内一区二区三区| 国产日本欧美一区二区三区| 国产精品s色| 欧美日韩1区| 免费观看亚洲视频大全| 午夜视黄欧洲亚洲| 久久久精品国产免大香伊| 亚洲欧美日本日韩| 久久大逼视频| 蜜臀久久99精品久久久画质超高清| 欧美综合国产| 欧美区一区二| 国产精品无码永久免费888| 国产毛片一区二区| 精品1区2区3区4区| 亚洲另类黄色| 亚洲综合激情| 欧美激情精品久久久久久蜜臀| 欧美日本在线播放| 国产精品日韩久久久久| 狠狠网亚洲精品| 亚洲成人资源| 亚洲乱码视频| 久久激情中文| 国产精品日韩欧美大师| 1024精品一区二区三区| 亚洲无毛电影| 欧美激情精品久久久久久久变态| 国产精品久久久久久久久免费桃花 | 国产亚洲一本大道中文在线| 亚洲精品视频在线观看免费| 亚洲午夜激情网站| 欧美精品激情在线观看| 国产综合精品| 欧美一区二区精品| 欧美午夜不卡| 一区二区久久| 欧美视频免费| 亚洲国产精品99久久久久久久久| 亚洲欧美国产日韩天堂区| 国产精品白丝av嫩草影院| 亚洲精品人人| 欧美日韩亚洲一区二| 亚洲日本中文字幕| 欧美激情欧美狂野欧美精品| 亚洲国产精品久久久久婷婷884| 久久久欧美一区二区| 亚洲国产va精品久久久不卡综合| 久久国产福利| 亚洲精品久久久久久下一站| 欧美黑人多人双交| 亚洲私人影院在线观看| 国产精品影片在线观看| 欧美中文字幕在线| 国内外成人免费视频| 欧美阿v一级看视频| 亚洲欧美日韩精品久久久| 国产日韩欧美三区| 欧美一区二区视频在线观看| 在线电影国产精品|