99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

合肥生活安徽新聞合肥交通合肥房產生活服務合肥教育合肥招聘合肥旅游文化藝術合肥美食合肥地圖合肥社保合肥醫院企業服務合肥法律

CSC3050代做、Java/Python編程代寫
CSC3050代做、Java/Python編程代寫

時間:2025-03-22  來源:合肥網hfw.cc  作者:hfw.cc 我要糾錯



CSC3050 Project 3: RISC-V Simulator
1 Background
Efficient execution of instructions in a RISC-V pipeline relies on avoiding data hazards, where an instruction
depends on the result of a previous instruction that has not yet completed. Data hazards can cause stalls,
reducing the efficiency of the processor. To mitigate these hazards, instruction reordering and specialized fused
operations like fmadd (fused multiply-add) can be utilized.
This assignment has two parts:
• Implementing the fmadd Instruction In this part, you will implement the fused multiply-add (fmadd)
instruction, which performs a multiplication followed by an addition in a single step. This reduces
the number of instructions executed and can eliminate certain data hazards, leading to more efficient
computation.
• Reordering Instructions to Avoid Data Hazards You will be given a sequence of RISC-V instruc tions (add/mul) that suffer from data hazards. Your task will be to rearrange them while maintaining
correctness. This exercise will help you understand the importance of instruction scheduling in hazard
mitigation and performance optimization.
By completing this assignment, you will gain some basic hands-on experience with hazard avoidance
strategies in RISC-V, while learning how fmadd can be used to optimize multiplication-addition sequences and
how instruction reordering can improve pipeline execution efficiency.
2 RISC-V GNU Toolchain
RISC-V GNU Toolchain is already in your Docker, so you do not need to download it from the official link.
But we highly suggest that you open the official link and read the README.
To set up the RISC-V development environment, you need to compile and install the RISC-V GNU toolchain.
This toolchain supports the RISC-V 32I instruction set with M extension (integer multiplication and division),
based on the RISC-V Specification 2.2. Follow these steps to configure and compile the toolchain:
Create a build directory, configure the toolchain, and compile it with the following commands:
mkdir build; cd build
../configure --with-arch=rv32im --enable-multilib --prefix=/path/to/riscv32i
make -j$(nproc)
3 A Simple RISC-V64I Simulator
We use a modified version of Hao He‘s simulator. You can find the modified repository:
1
It is a simple RISC-V Emulator suppprting user mode RV64I instruction set, from PKU Computer Architecture
Labs, Spring 2019.
3.1 Compile
mkdir build
cd build
cmake ..
make
3.2 Usage
./Simulator riscv-elf-file-name [-v] [-s] [-d] [-b strategy]
3.3 Parameters
• -v for verbose output, can redirect output to file for further analysis.
• -s for single step execution, often used in combination with -v.
• -d for creating memory and register history dump in dump.txt.
• -b for branch prediction strategy (default BTFNT), accepted parameters are AT, NT, BTFNT, and BPB.
– AT: Always Taken
– NT: Always Not Taken
– BTFNT: Back Taken Forward Not Taken
– BPB: Branch Prediction Buffer (2-bit history information)
4 Part I: RISC-V32I Simulator
The first task in this assignment is to change the RISC-V64I simulator to be RISC-V32I simulator. This is an
easy job, but we suggest that you carefully read the code and know the logical structure of the simulator.
You can re-compile the sample test cases to test your RISC-V32I simulator. Take quicksort as an example:
riscv32-unknown-elf-gcc -march=rv32i \
test/quicksort.c test/lib.c -o riscv-elf/quicksort.riscv
You can change -march=rv32i to -march=rv32imf for the remain part of the assignment.
5 Part I: Fused Instructions
The fused instruction is part of the RISC-V ISA’s F (single-precision floating-point) and D (double-precision
floating-point) extensions. These extensions provide support for floating-point arithmetic operations. In this
project, you only need to implement the integer version.
2
Take fmadd.s instruction as an example.
This instruction performs a fused multiply-add operation for floating-point numbers, which means it computes
the product of two floating-point numbers and then adds a third floating-point number to the result, all in a
single instruction. Obviously, this operation is beneficial for both performance and precision, as it reduces the
number of rounding errors compared to performing the multiplication and addition separately.
In this assignment, you are required to implement the fused instruction for integer type. We used the same
format as the standard RISCV R4 instruction. We used the reserved custom opcode 0x0B as our opcode.
Inst Name funct2 funct3 Description
fmadd.i Fused Mul-Add 0x0 0x0 rd = rs1 * rs2 + rs3
fmadd.u Unsigned Fused Mul-Add 0x1 0x0 rd = rs1 * rs2 + rs3
fmsub.i Fused Mul-Sub 0x2 0x0 rd = rs1 * rs2 - rs3
fmsub.u Unsigned Fused Mul-Sub 0x3 0x0 rd = rs1 * rs2 - rs3
fmnadd.i Fused Neg Mul-Add 0x0 0x1 rd = -rs1 * rs2 + rs3
fnmsub.i Fused Neg Mul-Sub 0x1 0x1 rd = -rs1 * rs2 - rs3
5.1 R4 Instruction
R4 instructions, as in Figure 1, involve four registers (rs1, rs2, rs3, rd), which is different from those you are
familiar with. To use standard R4 format, you need to add F-extension when compiling. In other words you
should use -march=rv32if but NOT change the compiling commands of RISC-V GNU Toolchain. (Again,
we are not using floating-points.)
Figure 1: R4 format
5.2 Cycle counts
The fused instruction needs more cycles to process, so we define that our fused instruction needs 3 more
cycles to execute. Specifically, the number of cycles required to complete this instruction is +3 compared to
standard instructions. The mul instruction also incurs an additional 3 cycles, making fmadd more efficient in
terms of cycle count.
Suppose add instruction takes 5 cycles to complete, then we have:
add(1) + mul(3) = 4 > fmadd(3)
5.3 Other Important Information
We also provide some basic test cases for reference. Please refer to the README and /test-fused under
the root of the project.
Also, you can try to compare the number of cycles between fused instructions and basic mul and add instruc tions.
3
6 Part I: Disable Data Forwarding
Add an option -x to disable data forwarding.
You can modify the logical of parsing arguments in the method parseParmeters in MainCache.cpp.
7 Part II: Introduction
In this part of the assignment, you will analyze a given sequence of RISC-V instructions that suffer from data
hazards. (With forwarding turned off) Your task is to rearrange these instructions while maintaining correct ness, ensuring that the processor pipeline executes efficiently. Then, you should be able to further optimize it
by substituting add/mul operations with fmadd operations. By strategically reordering instructions, you will
learn how to reduce stalls, improve instruction throughput, and optimize execution flow in a pipelined RISC-V
architecture.
8 Part II: Rearrange
In the part2.s file, you will find a RISC-V program that contains several data hazards affecting pipeline
efficiency. Your task is to rearrange the instructions to minimize stalls while ensuring the program produces
the same output as the original. You should start by reviewing and running part2.s in the simulator to
understand its functionality and identify potential improvements. Your optimized version should preserve
correctness while reducing the number of stalled cycles. Grading will be based on both correctness and
execution efficiency (fewer cycles due to reduced hazards). Name your result with part2 p2.s
9 Part II: Using fmadd.i
After optimizing part2.s, you may identify opportunities to replace certain instruction sequences with the more
efficient fmadd.i instruction (based on either part2.s or part2 p2.s). The final optimized file, part2 p3.s,
should produce the same output as both part2.s and part2 p2.s while improving execution efficiency. Since
fmadd.i combines multiplication and addition into a single operation, the total cycle count should be further
reduced. Grading will be based on both correctness and execution efficiency. Name your optimized file
part2 p3.s before submission.
10 Grading Criteria
The maximum score you can get for this lab is 100 points, and it is composed by the following components:
• Part 1 correctness of implementation 55 pts
• Part 2 correctness of part2 p2.s 20 pts
• Part 2 efficiency of part2 p2.s 20 pts
• A short report about anything you have learn in this project 5 pts
• Part 2 correctness of part2 p3.s Extra Credit 1 pts
• Part 2 efficiency of part2 p3.s Extra Credit 1 pts
4
11 Submission
You should make sure your code compiles and runs. Then, it should be compressed into a .zip file and
submitted to BlackBoard. Any necessary instructions to compile and run your code should also be doc umented and included. Finally, you are also required to include a report containing the results of your test
case execution.


請加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp

掃一掃在手機打開當前頁
  • 上一篇:46-886 Machine Learning Fundamentals
  • 下一篇:代寫MATH3030、代做c/c++,Java程序
  • 無相關信息
    合肥生活資訊

    合肥圖文信息
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    急尋熱仿真分析?代做熱仿真服務+熱設計優化
    出評 開團工具
    出評 開團工具
    挖掘機濾芯提升發動機性能
    挖掘機濾芯提升發動機性能
    海信羅馬假日洗衣機亮相AWE  復古美學與現代科技完美結合
    海信羅馬假日洗衣機亮相AWE 復古美學與現代
    合肥機場巴士4號線
    合肥機場巴士4號線
    合肥機場巴士3號線
    合肥機場巴士3號線
    合肥機場巴士2號線
    合肥機場巴士2號線
    合肥機場巴士1號線
    合肥機場巴士1號線
  • 短信驗證碼 豆包 幣安下載 AI生圖 目錄網

    關于我們 | 打賞支持 | 廣告服務 | 聯系我們 | 網站地圖 | 免責聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網 版權所有
    ICP備06013414號-3 公安備 42010502001045

    99爱在线视频这里只有精品_窝窝午夜看片成人精品_日韩精品久久久毛片一区二区_亚洲一区二区久久

          9000px;">

                国产一区二区成人久久免费影院| 久久av资源站| 777xxx欧美| 日韩欧美一区二区视频| 精品国产1区二区| 中文字幕日韩精品一区 | 成人av在线一区二区| av在线不卡网| 欧美一级在线视频| 亚洲欧洲av在线| 欧美亚洲一区二区三区四区| 欧美电影免费观看高清完整版在线观看 | xnxx国产精品| 亚洲激情综合网| 免费欧美日韩国产三级电影| 日本欧洲一区二区| 欧美在线免费视屏| 欧美国产一区在线| 久久99热这里只有精品| 欧美精品一区二区久久婷婷| 一本到三区不卡视频| 久久免费电影网| 老司机午夜精品99久久| 国产精品短视频| 97se亚洲国产综合在线| 精品国产制服丝袜高跟| 色综合一个色综合亚洲| **欧美大码日韩| 欧美成人欧美edvon| 日韩电影一区二区三区| 国产精品视频一二三| 99国产精品久久久久久久久久久| 午夜av区久久| 欧美精品欧美精品系列| 亚洲成人免费观看| 欧美三级电影网| 日日夜夜免费精品视频| 欧美日韩国产一级| 日韩国产高清影视| 亚洲精品免费播放| 亚洲三级理论片| 欧美日韩亚州综合| 99久久99久久精品免费看蜜桃| 久久国产精品第一页| 日韩国产欧美一区二区三区| 一区二区在线观看免费| 亚洲人成网站色在线观看| 在线欧美日韩精品| 99久久久精品免费观看国产蜜| 精品在线一区二区三区| ...xxx性欧美| 国产精品欧美一区喷水| 国产偷v国产偷v亚洲高清| 91玉足脚交白嫩脚丫在线播放| 亚洲欧洲日产国产综合网| 国产精品视频免费看| 国产欧美精品区一区二区三区| 色偷偷久久人人79超碰人人澡| 懂色av中文一区二区三区| 亚洲欧美色图小说| 一区二区三国产精华液| 欧美成人乱码一区二区三区| 欧美一级夜夜爽| 精品久久国产97色综合| 久久一夜天堂av一区二区三区| xnxx国产精品| 椎名由奈av一区二区三区| 一区二区三区美女| 日韩av在线发布| 高潮精品一区videoshd| 色又黄又爽网站www久久| 欧美视频在线一区| 欧美精品一区二区蜜臀亚洲| 国产精品国产三级国产aⅴ无密码| 亚洲乱码中文字幕综合| 男人的j进女人的j一区| 国产传媒一区在线| 美国精品在线观看| 亚洲天堂精品在线观看| 亚洲成在线观看| 国产一区二区三区日韩| 91黄视频在线| 成人激情午夜影院| 欧美偷拍一区二区| 国产毛片精品视频| 91在线免费播放| 日韩精品一区二区三区在线播放| 国产精品免费久久| 另类小说视频一区二区| 成人黄色在线网站| 91精品国产综合久久久久| 国产欧美一区二区在线| 婷婷久久综合九色综合绿巨人| 国产乱码精品一区二区三区av | 成人动漫在线一区| 精品视频1区2区| 国产女主播一区| 日韩精品一级二级 | 日韩欧美在线影院| 成人av在线播放网站| 宅男噜噜噜66一区二区66| 国产精品国产三级国产aⅴ原创| 天堂一区二区在线免费观看| 岛国av在线一区| 成人免费观看视频| 欧美日韩aaaaaa| 亚洲精品一二三| 大胆亚洲人体视频| 久久只精品国产| 蜜臀av一区二区| 欧美日韩一二区| 一区二区三区在线视频免费| 国产成人免费高清| 久久久91精品国产一区二区精品 | 日韩av二区在线播放| 91免费看视频| 日韩一区日韩二区| 高清在线观看日韩| 国产色一区二区| 成人性视频免费网站| 国产欧美一区二区在线| 国产精品99久久久久久久女警| 精品国产一区二区三区忘忧草| 免费看欧美美女黄的网站| 7777精品伊人久久久大香线蕉| 亚洲国产欧美日韩另类综合| 亚洲在线一区二区三区| 亚洲18女电影在线观看| 在线观看一区日韩| 亚洲大片精品永久免费| 51精品久久久久久久蜜臀| 日本一不卡视频| 欧美不卡视频一区| 国产乱码精品一区二区三| 国产精品电影一区二区| 日本高清不卡aⅴ免费网站| 亚洲综合丁香婷婷六月香| 欧美高清视频一二三区 | 亚洲美女屁股眼交| 91电影在线观看| 天堂一区二区在线免费观看| 日韩一区二区三区三四区视频在线观看| 日本va欧美va精品| 精品三级av在线| 高清国产午夜精品久久久久久| 亚洲视频 欧洲视频| 欧美精品亚洲二区| 国产一区二区三区电影在线观看| 欧美激情一区二区三区蜜桃视频| 99国产精品视频免费观看| 午夜精品成人在线视频| 久久综合色婷婷| 色女孩综合影院| 秋霞电影网一区二区| 欧美电影免费观看高清完整版在线观看 | 中文字幕中文字幕一区二区| 97久久人人超碰| 蜜臀久久99精品久久久久宅男| 久久精品夜色噜噜亚洲a∨| 91免费观看在线| 久久99国产乱子伦精品免费| 亚洲欧美国产毛片在线| 久久不见久久见免费视频1| 亚洲欧美中日韩| 日韩欧美国产一二三区| www.综合网.com| 麻豆精品在线播放| 亚洲免费av高清| 国产午夜精品在线观看| 7777女厕盗摄久久久| www.亚洲免费av| 国产一区二区三区| 亚洲高清在线精品| 国产精品久久久久三级| 欧美成人一区二区| 91捆绑美女网站| 成人午夜激情在线| 韩国女主播成人在线| 日韩一区二区三区电影在线观看| 国产精品99久久久久久有的能看 | 久久一二三国产| 91九色02白丝porn| 国产精品羞羞答答xxdd| 久久精品国产亚洲高清剧情介绍| 亚洲人成小说网站色在线| 久久久www成人免费毛片麻豆| 欧美色视频在线观看| 色综合一个色综合| 9人人澡人人爽人人精品| 国产精品一区二区x88av| 天天综合网天天综合色| 亚洲丰满少妇videoshd| 亚洲激情欧美激情| 亚洲尤物视频在线| 亚洲欧美aⅴ...| 亚洲欧美激情一区二区| 日韩美女久久久| 一区二区在线观看av| 亚洲电影在线免费观看| 亚洲午夜久久久久久久久电影院|